Part Datasheet Search > Flip Flops > 74HC174 Datasheet PDF
Images are for reference

74HC174 Datasheet PDF

Part Series:74HC174 Series
Category:Flip Flops
Description:Flip Flop D-Type Bus Interface Pos-Edge 1Element 16Pin SO T/R
Document:74HC174D,653 Datasheet PDF (30 Pages)

74HC174 Datasheet PDF Flip Flops

18 Pages
NXP
Flip Flop D-Type Bus Interface Pos-Edge 1Element 16Pin SO T/R
18 Pages
Nexperia
IC D-TYPE POS TRG SNGL 16SOIC
18 Pages
Nexperia
IC D-TYPE POS TRG SNGL 16TSSOP
18 Pages
NXP
IC HC/UH SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO16, 3.9MM, PLASTIC, SOT109-1, SO-16, FF/Latch
18 Pages
NXP
74HC(T)174 - Hex D-type flip-flop with reset; positive-edge trigger DIP 16Pin
18 Pages
Nexperia
IC D-TYPE POS TRG SNGL 16TSSOP
18 Pages
Toshiba
Flip Flop D-Type Bus Interface Pos-Edge 1Element 16Pin SOIC
18 Pages
NXP
Flip Flop D-Type Bus Interface Pos-Edge 1Element 16Pin SSOP Bulk
18 Pages
NXP
Flip Flop D-Type Bus Interface Pos-Edge 1Element 16Pin SSOP T/R
18 Pages
Nexperia
IC D-TYPE POS TRG SNGL 16TSSOP
18 Pages
Philips
Hex D-type flip-flop with reset; positive-edge trigger
18 Pages
NXP
Flip Flop D-Type Bus Interface Pos-Edge 1Element 16Pin TSSOP Tube
17 Pages
NXP
Flip Flop D-Type Bus Interface Pos-Edge 1Element Automotive 16Pin TSSOP T/R
17 Pages
Nexperia
IC D-TYPE POS TRG SNGL 16SOIC
13 Pages
Philips
Hex D-type flip-flop with reset; positive-edge trigger
10 Pages
Toshiba
Flip Flops 74HC CMOS logic IC series 6V 16Pins

74HC174D,653 - NXP Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Frequency
24 MHz
Number of Pins
16 Pin
Case/Package
SOIC-16
Number of Outputs
6 Output
show more

74HC174D,653 - NXP Function Overview

General description
The 74HC174; 74HCT174 are hex positive edge-triggered D-type flip-flops with individual data inputs (Dn) and outputs (Qn). The common clock (CP) and master reset (MR) inputs load and reset all flip-flops simultaneously. The D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition is stored in the flip-flop and appears at the Q output. A LOW on MR causes the flip-flops and outputs to be reset LOW. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Features and benefits
Input levels:
  For 74HC174: CMOS level
  For 74HCT174: TTL level
Six edge-triggered D-type flip-flops
Asynchronous master reset
Complies with JEDEC standard no. 7A
ESD protection:
  HBM JESD22-A114F exceeds 2000 V
  MM JESD22-A115-A exceeds 200 V.
Specified from -40℃ to +85℃ and from -40℃ to +125℃
show more
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.