Part Datasheet Search > Flip Flops > 74HC73 Datasheet PDF
Images are for reference

74HC73 Datasheet PDF

Part Series:74HC73 Series
Category:Flip Flops
Description:NXP 74HC73D,652, Dual, J-K Type Flip Flop, 2 → 6V, 14Pin SOIC
Document:74HC73PW,112 Datasheet PDF (24 Pages)

74HC73 Datasheet PDF Flip Flops

22 Pages
Nexperia
IC JK TYPE NEG TRG DUAL 14TSSOP
22 Pages
Nexperia
Flip Flop JK-Type Neg-Edge 2Element 14Pin SO
22 Pages
Nexperia
Flip Flop JK-Type Neg-Edge 2Element 14Pin TSSOP
21 Pages
Philips
IC JK TYPE NEG TRG DUAL 14DIP
21 Pages
Philips
Dual JK flip-flop with reset; negative-edge trigger
20 Pages
Nexperia
IC JK TYPE NEG TRG DUAL 14SOIC
20 Pages
NXP
74HC Series 6V 5.2mA Dual JK Flip-Flop w/Reset Negative-Edge Trigger - SOIC-14
18 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 14Pin PDIP Bulk
18 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 14Pin SSOP Bulk
17 Pages
NXP
NXP 74HC73D,652, Dual, J-K Type Flip Flop, 2 → 6V, 14Pin SOIC
17 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 14Pin TSSOP T/R
16 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 14Pin SSOP T/R
16 Pages
NXP
IC HC/UH SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14, 3.9MM, PLASTIC, MS-012, SOT-108-1, SO-14, FF/Latch
16 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 14Pin PDIP
16 Pages
NXP
Dual JK flip-flop with reset; negative-edge trigger
16 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 14Pin TSSOP Bulk

74HC73D,652 - NXP Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Frequency
77 MHz
Number of Pins
14 Pin
Supply Voltage (DC)
2.00V (min)
Case/Package
SOIC-14
show more

74HC73D,652 - NXP Function Overview

The 74HC73D is a dual negative edge triggered JK Flip-flop with individual J, K, clock (nCP\\) and reset (nR\\) inputs and complementary nQ and nQ\ outputs. The J and K inputs must be stable one set-up time prior to the high-to-low clock transition for predictable operation. (nR\\) is asynchronous, when low it overrides the clock and data inputs, forcing the nQ output low and the nQ\ output high. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Low-power dissipation
Complies with JEDEC standard No. 7A
show more
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.