Part Datasheet Search > Logic Gates > 74HCT112 Datasheet PDF
Images are for reference

74HCT112 Datasheet PDF

Part Series:74HCT112 Series
Category:Logic Gates
Description:NXP 74HCT112D Flip-Flop, Complementary Output, Negative Edge, 74HCT112, JK, 21ns, 70MHz, 4mA, SOIC
Document:74HCT112N,652 Datasheet PDF (46 Pages)

74HCT112 Datasheet PDF Logic Gates

20 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 16Pin TSSOP Bulk
20 Pages
NXP
NXP 74HCT112D,652 Flip-Flop, Non Inverted, Negative Edge, 74HCT112, JK, 19ns, 70MHz, 4mA, SOIC
20 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 16Pin TSSOP T/R
20 Pages
NXP
74HC(T)112 - dual JK flip-flop with set and reset; negative-edge trigger SOP 16Pin
20 Pages
Nexperia
J-K Flip-Flop
20 Pages
Nexperia
IC JK TYPE NEG TRG DUAL 16SSOP
20 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 16Pin SSOP Bulk
20 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 16Pin SSOP T/R
20 Pages
Nexperia
IC JK TYPE NEG TRG DUAL 16SSOP
15 Pages
Nexperia
IC JK TYPE NEG TRG DUAL 16TSSOP
15 Pages
NXP
Flip Flop JK-Type Neg-Edge 2Element 16Pin PDIP Bulk
15 Pages
Philips
Dual JK flip-flop with set and reset; negative-edge trigger

74HCT112D - NXP Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Frequency
70 MHz
Number of Pins
16 Pin
Supply Voltage (DC)
5.00 V, 5.50 V (max)
Case/Package
SOIC-16
show more

74HCT112D - NXP Function Overview

The 74HCT112D is a negative-edge trigger dual Jk Flip-flop with set and reset. This high-speed Si-gate CMOS device is pin compatible with low power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard no. 7A. This dual negative-edge triggered JK-type flip-flops featuring individual nJ, nK, clock (nCP\\), set (nSD\\) and reset (nRD\\) inputs. The set and reset inputs, when low, set or reset the outputs as shown in the function table regardless of the levels at the other inputs. A HIGH level at the clock (nCP) input enables the nJ and nK inputs and data will be accepted. The nJ and nK inputs control the state changes of the flip-flops as shown in the function table. The nJ and nK inputs must be stable one set-up time prior to the high-to-low clock transition for predictable operation. Output state changes are initiated by the high-to-low transition of nCP. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
Asynchronous set and reset
Standard output capability
ICC Category
show more
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.