Part Datasheet Search > Flip Flops > CD4076 Datasheet PDF
Images are for reference

CD4076 Datasheet PDF

Part Series:CD4076 Series
Category:Flip Flops
Description:TEXAS INSTRUMENTS CD4076BE Shift Register, D Type, CD4076, 1Element, 4Bit, DIP, 16Pins
Document:CD4076BMG4 Datasheet PDF (31 Pages)

CD4076 Datasheet PDF Flip Flops

14 Pages
TI
TEXAS INSTRUMENTS CD4076BE Shift Register, D Type, CD4076, 1Element, 4Bit, DIP, 16Pins
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin SOIC T/R
14 Pages
TI
Latch, CD4076, D Type, Tri State, 90ns, 6.8mA, DIP
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin TSSOP T/R
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin SOP T/R
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin SOP T/R
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin SOIC T/R
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin SOIC T/R
14 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin TSSOP T/R
13 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin SOIC Tube
13 Pages
TI
TEXAS INSTRUMENTS CD4076BMT Shift Register, D Type, CD4076, 1Element, 4Bit, SOIC, 16Pins
13 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin CDIP Tube
13 Pages
TI
Flip Flop D-Type Bus Interface Pos-Edge 3-ST 1Element 16Pin CDIP Tube
13 Pages
TI
CMOS 4Bit D-Type Registers with Clock and 3-State Outputs 16-TSSOP -55 to 125
13 Pages
TI
CMOS 4Bit D-Type Registers with Clock and 3-State Outputs 16-TSSOP -55 to 125
13 Pages
TI
CMOS 4Bit D-Type Registers with Clock and 3-State Outputs 16-SOIC -55 to 125

CD4076BE - TI Specifications

TYPE
DESCRIPTION
Mounting Style
Through Hole
Frequency
8 MHz
Number of Pins
16 Pin
Supply Voltage (DC)
15.0 V, 18.0 V (max)
Case/Package
DIP-16
show more

CD4076BE - TI Function Overview

The CD4076BE is a 4-bit CMOS D-type Register with clock and 3-state outputs. Data disable inputs are provided to control the entry of data into the flip-flops. When both data disable inputs are low, data at the D inputs are loaded into their respective flip-flops on the next positive transition of the clock input. Output disable inputs are also provided. When the output disable inputs are both low, the normal logic states of the four outputs are available to the load. The outputs are disabled independently of the clock by a high logic level at either output disable input and present a high impedance.
Three-state outputs
Input disabled without gating the clock
Gated output control lines for enabling or disabling the outputs
Standardized, symmetrical output characteristics
100% Tested for quiescent current at 20V
Maximum input current of 1µA at 18V
±10mA DC input current
show more
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.