Part Datasheet Search > Digital Signal Processors(DSPs) > TMS320DM368 Datasheet PDF
Images are for reference

TMS320DM368 Datasheet PDF

Part Series:TMS320DM368 Series
Category:Digital Signal Processors(DSPs)
Description:DSP 16Bit/32Bit 432MHz 338Pin NFBGA
Document:TMS320DM368ZCE48 Datasheet PDF (209 Pages)

TMS320DM368 Datasheet PDF Digital Signal Processors(DSPs)

207 Pages
TI
DSP 16Bit/32Bit 432MHz 338Pin NFBGA
3 Pages
TI
DSP 32Bit 432MHz 338Pin NFBGA

TMS320DM368ZCE - TI Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Frequency
432 MHz
Number of Pins
338 Pin
Supply Voltage (DC)
1.28V (min)
Case/Package
NFBGA-338
show more

TMS320DM368ZCE - TI Function Overview

Highlights
High-Performance Digital Media System-on-Chip (DMSoC)
432-MHz ARM926EJ-S Clock Rate
Two Video Image Co-processors (HDVICP, MJCP) Engines
Supports a Range of Encode, Decode and Video Quality Operations
Video Processing Subsystem
HW Face Detect Engine
Resize Engine from 1/16x to 8x
16-Bit Parallel AFE (Analog Front-End) Interface Up to 120 MHz
4:2:2 (8-/16-bit) Interface
8-/16-bit YCC and Up to 24-Bit RGB888 Digital Output
3 DACs for HD Analog Video Output
Hardware On-Screen Display (OSD)
Capable of 1080p 30fps H.264 video processing
Peripherals include EMAC, USB 2.0 OTG, DDR2/NAND, 5 SPIs, 2 UARTs, 2 MMC/SD/SDIO, Key Scan
8 Different Boot Modes and Configurable Power-Saving Modes
Pin-to-pin and software compatible with DM365
Extended temperature (-40°C - 85°C) available
3.3-V and 1.8-V I/O, 1.35-V Core
338-Pin Ball Grid Array at 65nm Process Technology
High-Performance Digital Media System-on-Chip (DMSoC)
432-MHz ARM926EJ-S Clock Rate
4:2:2 (8-/16-Bit) Interface
Capable of 1080p 30fps H.264 video processing
Pin compatible with DM365 processors
Fully Software-Compatible With ARM9™
Extended temperature available for 432-Mhz device
ARM926EJ-S™ Core
Support for 32-Bit and 16-Bit (Thumb® Mode) Instruction Sets
DSP Instruction Extensions and Single Cycle MAC
ARM® Javelle® Technology
Embedded ICE-RT Logic for Real-Time Debug
ARM9 Memory Architecture
16K-Byte Instruction Cache
8K-Byte Data Cache
32K-Byte RAM
16K-Byte ROM
Little Endian
Two Video Image Co-processors (HDVICP, MJCP) Engines
Support a Range of Encode and Decode Operations
H.264, MPEG4, MPEG2, MJPEG, JPEG, WMV9/VC1
Video Processing Subsystem
Front End Provides:
HW Face Detect Engine
Hardware IPIPE for Real-Time Image Processing
Resize Engine
Resize Images From 1/16x to 8x
Separate Horizontal/Vertical Control
Two Simultaneous Output Paths
IPIPE Interface (IPIPEIF)
Image Sensor Interface (ISIF) and CMOS Imager Interface
16-Bit Parallel AFE (Analog Front End) Interface Up to 120 MHz
Glueless Interface to Common Video Decoders
BT.601/BT.656/BT.1120 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
Histogram Module
Lens distortion correction module (LDC)
Back End Provides:
Hardware On-Screen Display (OSD)
Composite NTSC/PAL video encoder output
8-/16-bit YCC and Up to 24-Bit RGB888 Digital Output
3 DACs for HD Analog Video Output
LCD Controller
BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
Analog-to-Digital Convertor (ADC)
Power Management and Real Time Clock Subsystem (PRTCSS)
Real Time Clock
16-Bit Host-Port Interface (HPI)
10/100 Mb/s Ethernet Media Access Controller (EMAC) - Digital Media
IEEE 802.3 Compliant
Supports Media Independent Interface (MII)
Management Data I/O (MDIO) Module
Key Scan
Voice Codec
External Memory Interfaces (EMIFs)
DDR2 and mDDR SDRAM 16-bit wide EMIF With 256 MByte Address Space (1.8-V I/O)
Asynchronous16-/8-bit Wide EMIF (AEMIF)
Flash Memory Interfaces
NAND (8-/16-bit Wide Data)
16 MB NOR Flash, SRAM
OneNAND(16-bit Wide Data)
show more
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.