TYPE | DESCRIPTION |
---|
Mounting Style | Surface Mount |
Number of Pins | 14 Pin |
Supply Voltage (DC) | 3.00V ~ 18.0V |
Case/Package | SOIC-14 |
Number of Outputs | 1 Output |
Output Current | 6.8 mA |
Number of Circuits | 2 Circuit |
Number of Positions | 14 Position |
Number of Bits | 2 Bit |
Propagation Delay Max (tpd) | 250 ns |
Voltage Nodes | 5.00 V, 10.0 V, 15.0 V |
Quiescent Current | 20.0 nA |
Number of Gates | 2 Gate |
Output Current Drive | -1.00 mA |
Number of Inputs | 4 Input |
Operating Temperature (Max) | 125 ℃ |
Operating Temperature (Min) | -55 ℃ |
Supply Voltage | 3V ~ 18V |
Supply Voltage (Max) | 18 V |
Supply Voltage (Min) | 3 V |
TYPE | DESCRIPTION |
---|
Product Lifecycle Status | Active |
Packaging | Tape & Reel (TR) |
Size-Length | 8.65 mm |
Size-Width | 3.91 mm |
Size-Height | 1.58 mm |
Operating Temperature | -55℃ ~ 125℃ |
CD4011B, CD4012B, and CD4023B NAND gates provide the system designer with direct implementation of the NAND function and supplement the existing family of CMOS gates. All inputs and outputs are buffered.
●The CD4011B, CD4012B, and CD4023B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PWR suffix). The CD4011B and CD4023B types also are supplied in 14-lead thin shrink small-outline packages (PW suffix).
TI
NAND Gate 2Element 4IN CMOS 14Pin PDIP Tube
TI
NAND Gate 2Element 4IN CMOS 14Pin SOIC Tube
TI
NAND Gate 2Element 4IN CMOS 14Pin SOIC T/R
TI
NAND Gate 2Element 4IN CMOS 14Pin TSSOP T/R
TI
NAND Gate 2Element 4IN CMOS 14Pin SOP T/R
TI
NAND Gate 2Element 4IN CMOS 14Pin CDIP Tube
TI
NAND Gate 2Element 4IN CMOS 14Pin PDIP Tube
TI
NAND Gate 2Element 4IN CMOS 14Pin SOIC T/R
TI
NAND Gate 2Element 4IN CMOS 14Pin SOIC T/R
TI
NAND Gate 2Element 4IN CMOS 14Pin SOIC Tube
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.