●_Description_
●The ’HC138, ’HC238, ’HCT138, and ’HCT238 are high-speed silicon-gate CMOS decoders well suited to memory address decoding or data-routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low-power Schottky TTL logic. Both circuits have three binary select inputs (A0, A1, and A2). If the device is enabled, these inputs determine which one of the eight normally high outputs of the HC/HCT138 series go low or which of the normally low outputs of the HC/HCT238 series go high.
●_Features_
●• Select One Of Eight Data Outputs
●Active Low for 138, Active High for 238
●• l/O Port or Memory Selector
●• Three Enable Inputs to Simplify Cascading
●• Typical Propagation Delay of 13 ns at V
●CC
●= 5 V,
●C
●L
●= 15 pF, T
●A
●= 25
●o
●C
●• Fanout (Over Temperature Range)
●\- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
●\- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
●• Wide Operating Temperature Range . . . -55
●o
●C to 125
●o
●C
●• Balanced Propagation Delay and Transition Times
●• Significant Power Reduction Compared to LSTTL
●Logic ICs
●• HC Types
●\- 2 V to 6 V Operation
●\- High Noise Immunity: N
●IL
●= 30%, N
●IH
●= 30% of V
●CC
●at V
●CC
●= 5 V
●• HCT Types
●\- 4.5-V to 5.5-V Operation
●\- Direct LSTTL Input Logic Compatibility,
●V
●IL
●= 0.8 V (Max), V
●IH
●= 2 V (Min)
●\- CMOS Input Compatibility, I
●l
●≤
●1
●µ
●A at V
●OL
●, V
●OH