Part Datasheet Search > Digital Signal Processors(DSPs) > TI > TMS320VC5509AZHHR Datasheet PDF
TMS320VC5509AZHHR Datasheet PDF - TI
Manufacturer: | TI |
Category: | Digital Signal Processors(DSPs) |
Case Package: | BGA-179 |
Description: | DSP Fixed-Point 32Bit 200MHz 400MIPS 179Pin BGA MICROSTAR T/R |
Documentation: | TMS320VC5509AZHHR Datasheet (124 Pages)Pinout Diagram on13 Page14 Page15 Page16 Page60 PageHot Package Outline Dimension on121 Page TMS320VC5509AZHHR User Reference Manual Guide (147 Pages) |
Pictures: |
TMS320VC5509AZHHR Datasheet PDF
ADatasheet has not yet included the datasheet for TMS320VC5509AZHHR
If necessary, please send a supplementary document request to the administrator
TMS320VC5509AZHHR Datasheet PDF (124 Pages)
View Datasheet
Click page to view the detail
TMS320VC5509AZHHR Specifications
TYPE | DESCRIPTION |
---|---|
Mounting Style | Surface Mount |
Number of Pins | 179 Pin |
Case/Package | BGA-179 |
Clock Speed | 108144200 MHz |
RAM Memory Size | 256 KB |
Number of UARTs | 0 UART |
Number of ADCs | 1 ADC |
Operating Temperature (Max) | 85 ℃ |
Operating Temperature (Min) | -40 ℃ |
TMS320VC5509AZHHR Size & Package
TYPE | DESCRIPTION |
---|---|
Product Lifecycle Status | Active |
Packaging | Tape & Reel (TR) |
Operating Temperature | -40℃ ~ 85℃ |
TMS320VC5509AZHHR Environmental
TMS320VC5509AZHHR Export Classifications
TMS320VC5509AZHHR Function Overview
The TMS320VC5509A fixed-point digital signal processor (DSP) is based on the TMS320C55x DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure that is composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform up to two data transfers per cycle independent of the CPU activity.
●The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit × 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU.
●The C55x DSP generation supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions.
●The general-purpose input and output functions and the 10-bit A/D provide sufficient pins for status, interrupts, and bit I/O for LCDs, keyboards, and media interfaces. The parallel interface operates in two modes, either as a slave to a microcontroller using the HPI port or as a parallel media interface using the asynchronous EMIF. Serial media is supported through two MultiMedia Card/Secure Digital (MMC/SD) peripherals and three McBSPs.
●The 5509A peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM. Additional peripherals include Universal Serial Bus (USB), real-time clock, watchdog timer, and I2C multi-master and slave interface. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The enhanced host-port interface (HPI) is a 16-bit parallel interface used to provide host processor access to 32K bytes of internal memory on the 5509A. The HPI can be configured in either multiplexed or non-multiplexed mode to provide glueless interface to a wide variety of host processors. The DMA controller provides data movement for six independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. Two general-purpose timers, up to eight dedicated general-purpose I/O (GPIO) pins, and digital phase-locked loop (DPLL) clock generation are also included.
●The 5509A is supported by the industrys award-winning eXpressDSP™, Code Composer Studio™ Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments algorithm standard, and the industrys largest third-party network. The Code Composer Studio IDE features code generation tools including a C Compiler and Visual Linker, simulator, RTDX™, XDS510™ emulation device drivers, and evaluation modules. The 5509A is also supported by the C55x DSP Library which features more than 50 foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip and board support libraries.
●The TMS320C55x DSP core was created with an open architecture that allows the addition of application-specific hardware to boost performance on specific algorithms. The hardware extensions on the 5509A strike the perfect balance of fixed function performance with programmable flexibility, while achieving low-power consumption, and cost that traditionally has been difficult to find in the video-processor market. The extensions allow the 5509A to deliver exceptional video codec performance with more than half its bandwidth available for performing additional functions such as color space conversion, user-interface operations, security, TCP/IP, voice recognition, and text-to-speech conversion. As a result, a single 5509A DSP can power most portable digital video applications with processing headroom to spare. For more information, see the_ TMS320C55x Hardware Extensions for Image/Video Applications Programmers Reference_ (literature number SPRU098). For more information on using the the DSP Image Processing Library, see the _TMS320C55x Image/Video Processing Library Programmers Reference_ (literature number SPRU037).
show more
TMS320VC5509AZHHR Documents
TMS320VC5509 Documents
TI
TMS320VC5509AZHH, 32Bit Digital Signal Processor 200MHz 64KB ROM 256KB RAM, 179Pin BGA MICROSTAR
TI
the tms320vc5509a fixed-po t digital signal processor (dsp) is based on the tms320c55x dsp generation cpu processor c...
Part Datasheet PDF Search
Example: STM32F103
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.