Part Datasheet Search > Logic ICs > SN74HC138N Pinout Diagram
Images are for reference

SN74HC138N Pinout Diagram

Part Series:SN74HC138N Series
Category:Logic ICs
Description:Decoder / Demultiplexer, HC Family, 8 Output, 5.2mA, 2V to 6V, DIP-16
Document:SN74HC138NSR Datasheet PDF (30 Pages)

SN74HC138N - TI Specifications

TYPE
DESCRIPTION
Mounting Style
Through Hole
Number of Pins
16 Pin
Supply Voltage (DC)
2.00V ~ 6.00V
Operating Voltage
2V ~ 6V
Case/Package
PDIP-16
show more

SN74HC138N - TI Function Overview

The SN74HC138N is a 3-line to 8-line Decoder/Demultiplexer, designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of these decoders and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible. The conditions at the binary-select inputs at the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.
Targeted Specifically for High-speed Memory Decoders and Data-transmission Systems
Outputs Can Drive up to 10 LSTTL Loads
Low-power Consumption, 80µA Maximum ICC
15ns Typical Propagation Delay Time
±4mA Output Drive at 5V
Low Input Current of 1µA Maximum
Incorporate Three Enable Inputs to Simplify Cascading and/or Data Reception
show more
Part Datasheet PDF Search
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.