General Description
●The DS90CR285 transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS (Low Voltage Differential Signal ing) data streams. A phase-locked transmit clock is transmit ted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR286 receiver converts the LVDS data streams back into 28 bits of LVCMOS/LVTTL data. At a transmit clock frequency of 66 MHz, 28 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.848 Gbit/s (231 Mbytes/s).
●The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 28-bit wide data and one clock, up to 58 conductors are required. With the Channel Link chipset as few as 11 conductors (4 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables’ smaller form factor.
●Features
●■ Single +3.3V supply
●■ Chipset (Tx + Rx) power consumption ■ Power-down mode ( ■ Up to 231 Megabytes/sec bandwidth
●■ Up to 1.848 Gbps data throughput
●■ Narrow bus reduces cable size
●■ 290 mV swing LVDS devices for low EMI
●■ +1V common mode range (around +1.2V)
●■ PLL requires no external components
●■ Both devices are offered in a Low profile 56-lead TSSOP package
●■ Rising edge data strobe
●■ Compatible with TIA/EIA-644 LVDS standard
●■ ESD Rating > 7 kV
●■ Operating Temperature: −40˚C to +85˚C